Integrating Functional and Temporal Doma
Forklaring av formater
Bok med hardt omslag.
Heftet bok med mykt omslag.
Bok med tykke, stive sider.
Digitalt format. E-bok kan leses i ARK-appen eller på Kindle. Bøkene kan også lastes ned fra Din side.
Digitalt format. Nedlastbar lydbok kan lyttes til i ARK-appen. Bøkene kan også lastes ned fra Din side.
Lydbok på digikort. Krever Digispiller.
Lydbok eller musikk på CD. Krever CD-spiller eller annen kompatibel avspiller.
Vinylplate. Krever platespiller.
DVD-film. Krever DVD-spiller eller annen kompatibel avspiller.
Blu-ray-film. Krever Blu-ray-spiller eller annen kompatibel avspiller.
Kort om boken
Om Integrating Functional and Temporal Doma
This book is an extension of one author's doctoral thesis on the false path problem. The work was begun with the idea of systematizing the various solutions to the false path problem that had been proposed in the literature, with a view to determining the computational expense of each versus the gain in accuracy. However, it became clear that some of the proposed approaches in the literature were wrong in that they under- estimated the critical delay of some circuits under reasonable conditions. Further, some other approaches were vague and so of questionable accu- racy. The focus of the research therefore shifted to establishing a theory (the viability theory) and algorithms which could be guaranteed correct, and then using this theory to justify (or not) existing approaches. Our quest was successful enough to justify presenting the full details in a book. After it was discovered that some existing approaches were wrong, it became apparent that the root of the difficulties lay in the attempts to balance computational efficiency and accuracy by separating the tempo- ral and logical (or functional) behaviour of combinational circuits. This separation is the fruit of several unstated assumptions; first, that one can ignore the logical relationships of wires in a network when considering timing behaviour, and, second, that one can ignore timing considerations when attempting to discover the values of wires in a circuit.