Direct Transistor-Level Layout for Digit

Kort om boken

Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately, the growing demands for transparent process portability, increased performance, and low-level device sizing for timing/power are poorly handled in a…

Oppdag mer

Velg tagger...
Spar {0}
Spar {0} som ARK-VENN
{0} til nettpris
med Klikk&Hent
Format/språk
Format
Forklaring av formater
  • Innbundet

    Bok med hardt omslag.

  • Pocket

    Heftet bok med mykt omslag.

  • Kartonert

    Bok med tykke, stive sider.

  • E-Bok

    Digitalt format. E-bok kan leses i ARK-appen eller på Kindle. Bøkene kan også lastes ned fra Din side.

  • Nedlastbar lydbok

    Digitalt format. Nedlastbar lydbok kan lyttes til i ARK-appen. Bøkene kan også lastes ned fra Din side.

  • Digikort lydbok

    Lydbok på digikort. Krever Digispiller.

  • Compact Disc

    Lydbok eller musikk på CD. Krever CD-spiller eller annen kompatibel avspiller.

  • Vinyl

    Vinylplate. Krever platespiller.

  • DVD

    DVD-film. Krever DVD-spiller eller annen kompatibel avspiller.

  • Blu-ray

    Blu-ray-film. Krever Blu-ray-spiller eller annen kompatibel avspiller.

   Fri frakt - på kjøp over 249,-
   Alltid bytterett - Norges beste. Bytt uten kvittering.

    Om Direct Transistor-Level Layout for Digit

    Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately, the growing demands for transparent process portability, increased performance, and low-level device sizing for timing/power are poorly handled in a fixed cell library. Direct Transistor-Level Layout For Digital Blocks proposes a direct transistor-level layout approach for small blocks of custom digital logic as an alternative that better accommodates demands for device-level flexibility. This approach captures essential shape-level optimizations, yet scales easily to netlists with thousands of devices, and incorporates timing optimization during layout. The key idea is early identification of essential diffusion-merged MOS device groups, and their preservation in an uncommitted geometric form until the very end of detailed placement. Roughly speaking, essential groups are extracted early from the transistor-level netlist, placed globally, optimized locally, and then finally committed each to a specific shape-level form while concurrently optimizing for both density and routability. The essential flaw in prior efforts is an over-reliance on geometric assumptions from large-scale cell-based layout algorithms. Individual transistors may seem simple, but they do not pack as gates do. Algorithms that ignore these shape-level issues suffer the consequences when thousands of devices are poorly packed. The approach described in this book can pack devices much more densely than a typical cell-based layout.Direct Transistor-Level Layout For Digital Blocks is a comprehensive reference work on device-level layout optimization, which will be valuable to CAD tool and circuit designers.

    Kundevurderinger

    Totalvurdering: 

    Gi din vurdering: 
    Totalvurdering: 

    Detaljer

    Format
    E-Bok
    Kopisperre
    Teknisk DRM
    Filformat
    PDF
    Utgivelsesår
    2006
    Forlag
    Springer US
    Språk
    Engelsk
    ISBN
    9781402080630

    Anbefalt